Theoretical maximum NPR of a 16-bit ADC (ADI AD9467). A. Farson VA70J/AB40J



Figure 2: Theoretical NPR for 10, 12, 14, and 16-bit ADCs

**Ref. 1, Figure 2** gives the theoretical maximum NPR value of **85.4 dB** for a 16-bit ADC. This value can be derived at the optimum noise loading point for  $B_{RF} = f_S/2$ , where  $B_{RF} =$  noise bandwidth,  $f_S$  is the sampling frequency of the ADC, and assuming a perfect, noiseless ADC whose noise floor N<sub>0</sub> is:

 $N_0 = (6 * no. of bits) + 1.76 = (6 * 16) + 1.76 = 97.8 dBFS$  (1)

The noise floor of the ADI AD9467 ADC at 140 MHz is 75.0 dBFS, which is 22.8 dB worse than the theoretical maximum value. This assumes that the NPR test will be performed at  $B_{RF} = f_S/2 = 123$  MHz. (fs = 246 MHz for our example.) For the bandstop filter,  $f_0 = 5340$  kHz, and B = 3 kHz (notch bottom).

Theoretical NPR for ADI AD9467 at 123 MHz =  $85.4 - 22.8 = 62.6 \, dB$  (2)

Let us now derive the **process gain G**<sub>P</sub> due to the presence of the band-limiting filter used in the NPR test, assuming a 5.6 MHz band-limiting filter ( $B_{RF}$ = 5.537 MHz). Here,  $f_{S}$  = 246 MHz:

$$G_{P} = 10 \log_{10}(f_{S} / 2 * BRF) = 10 \log_{10}(246 / 2 * 5.537) = 13.5 dB$$
 (3)

We can now predict theoretical NPR for a direct-sampling receiver incorporating the AD9467 (assuming preselector and preamp out):

NPR = (NPR for BRF =  $f_S/2$ ) +  $G_P$  = 62.6 + 13.5 = **76.1 dB** (4)

This value is theoretical, as it assumes 0 dB insertion loss in the RF circuits ahead of the ADC input, and also that the noise loading does not provoke IMD. Practical measurements will show how close the actual implementation is to the theoretical value.

 Ref.1: Noise Power Ratio (NPR) - A 65-Year Old Telephone System Specification Finds New Life in Modern Wireless Applications, by Walt Kester. Analog Devices Inc. Tutorial <u>MT-005</u>, 2009.